Interrupt 0 Source Channel Clear Flag Register
CH0 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH1 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH2 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH3 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH4 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH5 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH6 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH7 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH8 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH9 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH10 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH11 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH12 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH13 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH14 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH15 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH16 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH17 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH18 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH19 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH20 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH21 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH22 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH23 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH24 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH25 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH26 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH27 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH28 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH29 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH30 | Clear corresponding DMA_INT0_SRCFLG_REG |
CH31 | Clear corresponding DMA_INT0_SRCFLG_REG |